



Edition 1.0 2007-09

# TECHNICAL SPECIFICATION

Integrated circuits – Measurement of impulse immunity – Part 2: Synchronous transient injection method

INTERNATIONAL ELECTROTECHNICAL COMMISSION

PRICE CODE



# CONTENTS

| FC | REW     | ORD                 |                                                         | 4  |  |  |
|----|---------|---------------------|---------------------------------------------------------|----|--|--|
| IN | TROD    | UCTION              | N                                                       | 6  |  |  |
|    |         |                     |                                                         |    |  |  |
| 1  | Scop    | ре                  |                                                         | 7  |  |  |
| 2  | Norn    | native r            | eferences                                               | 7  |  |  |
| 3  | Tern    | ns and o            | definitions                                             | 7  |  |  |
| 4  | General |                     |                                                         |    |  |  |
|    | 4.1     |                     | uction                                                  |    |  |  |
|    | 4.2     |                     | urement philosophy                                      |    |  |  |
|    | 4.3     |                     | o concept                                               |    |  |  |
|    | 4.4     |                     | onse signal                                             |    |  |  |
|    | 4.5     | -                   | ing networks                                            |    |  |  |
|    |         | 4.5.1               | General                                                 |    |  |  |
|    |         | 4.5.2               | Design of coupling networks                             |    |  |  |
|    |         | 4.5.3               | Coupling network for the ground/ V <sub>ss</sub> pin(s) |    |  |  |
|    |         | 4.5.4               | Coupling network for the supply/ V <sub>dd</sub> pin(s) |    |  |  |
|    |         | 4.5.5               | Coupling network for the I/O pin(s)                     |    |  |  |
|    |         | 4.5.6               | Coupling network for the reference pins                 |    |  |  |
|    |         | 4.5.7               | Coupling network verification                           |    |  |  |
|    | 4.6     | Test c              | sircuit board                                           |    |  |  |
|    |         | 4.6.1               | General                                                 | 14 |  |  |
|    |         | 4.6.2               | IC pin loading / termination                            | 14 |  |  |
|    |         | 4.6.3               | Power supply requirements                               |    |  |  |
|    | 4.7     | IC spe              | ecific considerations                                   | 15 |  |  |
|    |         | 4.7.1               | IC supply voltage                                       | 15 |  |  |
|    |         | 4.7.2               | IC decoupling                                           | 15 |  |  |
|    |         | 4.7.3               | Activity of IC                                          | 15 |  |  |
|    |         | 4.7.4               | Guidelines for IC stimulation                           | 15 |  |  |
|    |         | 4.7.5               | IC monitoring                                           | 15 |  |  |
|    |         | 4.7.6               | IC stability over time                                  | 15 |  |  |
| 5  | Test    | condition           | ons                                                     | 16 |  |  |
|    | 5.1     | Defau               | It test conditions                                      | 16 |  |  |
|    |         | 5.1.1               | General                                                 | 16 |  |  |
|    |         | 5.1.2               | Ambient conditions                                      | 16 |  |  |
|    |         | 5.1.3               | Ambient temperature                                     | 16 |  |  |
|    | 5.2     | Impuls              | se immunity of the test set-up                          | 16 |  |  |
| 6  | Test    | set-up              |                                                         | 16 |  |  |
|    | 6.1     | Gener               | ral                                                     | 16 |  |  |
|    | 6.2     | Test e              | equipment                                               | 17 |  |  |
|    | 6.3     |                     |                                                         |    |  |  |
|    | 6.4     |                     |                                                         |    |  |  |
|    | 6.5     | •                   |                                                         |    |  |  |
|    | 6.6     | ·                   |                                                         |    |  |  |
|    | 6.7     | .7 Monitoring check |                                                         |    |  |  |
|    | 6.8     | Syster              | m verification                                          | 19 |  |  |

| 7   | Test    | report                                                                                                  | 20 |
|-----|---------|---------------------------------------------------------------------------------------------------------|----|
|     | 7.1     | General                                                                                                 | 20 |
|     | 7.2     | Immunity limits or levels                                                                               | 20 |
|     | 7.3     | Performance classes                                                                                     | 20 |
|     | 7.4     | Interpretation and comparison of results                                                                | 20 |
| An  | nex A   | (informative) Flow chart of the software used in a microcontroller                                      | 21 |
| An  | nex B   | (informative) Flow chart for the set-up control S/W (bus control program)                               | 22 |
| An  | nex C   | (informative) Test board requirements                                                                   | 23 |
| Bib | liogra  | phy                                                                                                     | 27 |
| Fig | ure 1   | Synchronous transient injection immunity methodology waveforms                                          | 9  |
| Fig | ure 2   | - Test set-up diagram for synchronous transient injection immunity testing                              | 10 |
| Fig | ure 3   | - Circuit diagram of the coupling network for ground/ V <sub>SS</sub> pin(s) of an IC                   | 11 |
| Fig | ure 4   | - Method to impose synchronous transient injection into ground/ V <sub>SS</sub> pin(s)                  | 11 |
| Fig | ure 5   | - Circuit diagram of the coupling network for supply/ V <sub>dd</sub> pin(s) of an IC                   | 12 |
| Fig | ure 6   | <ul> <li>Method to impose synchronous transient injection into supply/ V<sub>dd</sub> pin(s)</li> </ul> | 12 |
| Fig | ure 7   | - Method to impose synchronous transient injection into I/O pins                                        | 13 |
|     |         | - Measurement set-up for synchronous transient injection                                                |    |
| Fig | ure 9   | - The waveforms (not in scale) appearing in the test set-up                                             | 18 |
| Fig | ure A   | .1 – Test code flow chart                                                                               | 21 |
| Fig | ure B   | .1 – Test measurement flow chart                                                                        | 22 |
|     |         | .1 – Typical test board topology                                                                        |    |
| Tal | ole 1 - | - IC pin loading recommendations                                                                        | 14 |
| Tal | ale C   | 1 – Position of vias over the hoard                                                                     | 23 |

## INTERNATIONAL ELECTROTECHNICAL COMMISSION

# INTEGRATED CIRCUITS – MEASUREMENT OF IMPULSE IMMUNITY –

# Part 2: Synchronous transient injection method

#### **FOREWORD**

- 1) The International Electrotechnical Commission (IEC) is a worldwide organization for standardization comprising all national electrotechnical committees (IEC National Committees). The object of IEC is to promote international co-operation on all questions concerning standardization in the electrical and electronic fields. To this end and in addition to other activities, IEC publishes International Standards, Technical Specifications, Technical Reports, Publicly Available Specifications (PAS) and Guides (hereafter referred to as "IEC Publication(s)"). Their preparation is entrusted to technical committees; any IEC National Committee interested in the subject dealt with may participate in this preparatory work. International, governmental and non-governmental organizations liaising with the IEC also participate in this preparation. IEC collaborates closely with the International Organization for Standardization (ISO) in accordance with conditions determined by agreement between the two organizations.
- 2) The formal decisions or agreements of IEC on technical matters express, as nearly as possible, an international consensus of opinion on the relevant subjects since each technical committee has representation from all interested IEC National Committees.
- 3) IEC Publications have the form of recommendations for international use and are accepted by IEC National Committees in that sense. While all reasonable efforts are made to ensure that the technical content of IEC Publications is accurate, IEC cannot be held responsible for the way in which they are used or for any misinterpretation by any end user.
- 4) In order to promote international uniformity, IEC National Committees undertake to apply IEC Publications transparently to the maximum extent possible in their national and regional publications. Any divergence between any IEC Publication and the corresponding national or regional publication shall be clearly indicated in the latter
- 5) IEC provides no marking procedure to indicate its approval and cannot be rendered responsible for any equipment declared to be in conformity with an IEC Publication.
- 6) All users should ensure that they have the latest edition of this publication.
- 7) No liability shall attach to IEC or its directors, employees, servants or agents including individual experts and members of its technical committees and IEC National Committees for any personal injury, property damage or other damage of any nature whatsoever, whether direct or indirect, or for costs (including legal fees) and expenses arising out of the publication, use of, or reliance upon, this IEC Publication or any other IEC Publications.
- 8) Attention is drawn to the Normative references cited in this publication. Use of the referenced publications is indispensable for the correct application of this publication.
- 9) Attention is drawn to the possibility that some of the elements of this IEC Publication may be the subject of patent rights. IEC shall not be held responsible for identifying any or all such patent rights.

The main task of IEC technical committees is to prepare International Standards. In exceptional circumstances, a technical committee may propose the publication of a technical specification when

- the required support cannot be obtained for the publication of an International Standard, despite repeated efforts, or
- the subject is still under technical development or where, for any other reason, there is the future but no immediate possibility of an agreement on an International Standard.

Technical specifications are subject to review within three years of publication to decide whether they can be transformed into International Standards.

IEC 62215-2, which is a technical specification, has been prepared by subcommittee 47A: Integrated circuits, of IEC technical committee 47: Semiconductor devices.

The text of this technical specification is based on the following documents:

| Enquiry draft | Report on voting |
|---------------|------------------|
| 47A/762/DTS   | 47A/769A/RVC     |

Full information on the voting for the approval of this technical specification can be found in the report on voting indicated in the above table.

This publication has been drafted in accordance with the ISO/IEC Directives, Part 2.

A list of all the parts in the IEC 62215 series, under the general title *Integrated circuits – Measurement of impulse immunity*, can be found on the IEC website.

The committee has decided that the contents of this publication will remain unchanged until the maintenance result date indicated on the IEC web site under "http://webstore.iec.ch" in the data related to the specific publication. At this date, the publication will be

- · transformed into an International standard,
- · reconfirmed,
- · withdrawn,
- · replaced by a revised edition, or
- · amended.

A bilingual version of this publication may be issued at a later date.

# INTRODUCTION

In future standards, test methods and measurement procedures will be given for transient immunity of integrated circuits:

- ESD pulse with resemblance to IEC 61000-4-2;
- EFT pulse with resemblance to IEC 61000-4-4;
- Surge pulse with resemblance to IEC 61000-4-5.

# INTEGRATED CIRCUITS – MEASUREMENT OF IMPULSE IMMUNITY –

# Part 2: Synchronous transient injection method

## 1 Scope

IEC/TS 62215-2, which is a technical specification, contains general information and definitions on the test method to evaluate the immunity of integrated circuits (ICs) against fast conducted synchronous transient disturbances. This information is followed by a description of measurement conditions, test equipment and test set-up as well as the test procedures and the requirements on the content of the test report.

The objective of this technical specification is to describe general conditions to obtain a quantitative measure of immunity of ICs establishing a uniform testing environment. Critical parameters that are expected to influence the test results are described. Deviations from this specification should be explicitly noted in the individual test report.

This synchronous transient immunity measurement method, as described in this specification, uses short impulses with fast rise times of different amplitude, duration and polarity in a conductive mode to the IC. In this method, the applied impulse should be synchronized with the activity of the IC to make sure that controlled and reproducible conditions can be assured.

## 2 Normative references

The following referenced documents are indispensable for the application of this document. For dated references, only the edition cited applies. For undated references, the latest edition of the referenced document (including any amendments) applies.

IEC 61967-4, Integrated circuits – Measurement of electromagnetic emissions, 150 kHz to 1 GHz – Part 4: Measurement of conducted emissions – 1  $\Omega$ /150  $\Omega$  direct coupling method